Clock gating techniques using 0.18um CMOS technology / Muhammad Syafiq Ab Rahim

This thesis presents a study of clock gating techniques using 0.18um CMOS technology. The objective of this paper is to study the speed of the clock gating technique. Another objective of this paper is to study the power consumption of the clock gating technique. Today’s consumer demands more functi...

Full description

Saved in:
Bibliographic Details
Main Author: Ab Rahim, Muhammad Syafiq
Format: Thesis
Language:English
Published: 2011
Online Access:https://ir.uitm.edu.my/id/eprint/102656/1/102656.pdf
Tags: Add Tag
No Tags, Be the first to tag this record!
id my-uitm-ir.102656
record_format uketd_dc
spelling my-uitm-ir.1026562024-09-30T08:34:24Z Clock gating techniques using 0.18um CMOS technology / Muhammad Syafiq Ab Rahim 2011 Ab Rahim, Muhammad Syafiq This thesis presents a study of clock gating techniques using 0.18um CMOS technology. The objective of this paper is to study the speed of the clock gating technique. Another objective of this paper is to study the power consumption of the clock gating technique. Today’s consumer demands more functionality, energy efficient device and optimized power device. In order to optimize power of a device the simplest control technique is to shut off the clock of the sequential block of the device when there is no function required from that section for some duration. In synchronous digital circuit the clock net is responsible for significant part of power dissipation (up to 40%) [1]. Clock gating is the most common technique used for optimization and improving efficiency but still it leaves one question how efficiently design is clock gated [2].The simulation results are derived using SILVACO EDA tool, the schematic design and simulation are using the Gateway SILVACO EDA tool. The results show that the AND gate clock gating technique give overall better performance with 299.57ps for the propagation delay, 470.19pW power dissipation and average power of 0.002511W. 2011 Thesis https://ir.uitm.edu.my/id/eprint/102656/ https://ir.uitm.edu.my/id/eprint/102656/1/102656.pdf text en public degree Universiti Teknologi MARA Faculty of Electrical Engineering
institution Universiti Teknologi MARA
collection UiTM Institutional Repository
language English
description This thesis presents a study of clock gating techniques using 0.18um CMOS technology. The objective of this paper is to study the speed of the clock gating technique. Another objective of this paper is to study the power consumption of the clock gating technique. Today’s consumer demands more functionality, energy efficient device and optimized power device. In order to optimize power of a device the simplest control technique is to shut off the clock of the sequential block of the device when there is no function required from that section for some duration. In synchronous digital circuit the clock net is responsible for significant part of power dissipation (up to 40%) [1]. Clock gating is the most common technique used for optimization and improving efficiency but still it leaves one question how efficiently design is clock gated [2].The simulation results are derived using SILVACO EDA tool, the schematic design and simulation are using the Gateway SILVACO EDA tool. The results show that the AND gate clock gating technique give overall better performance with 299.57ps for the propagation delay, 470.19pW power dissipation and average power of 0.002511W.
format Thesis
qualification_level Bachelor degree
author Ab Rahim, Muhammad Syafiq
spellingShingle Ab Rahim, Muhammad Syafiq
Clock gating techniques using 0.18um CMOS technology / Muhammad Syafiq Ab Rahim
author_facet Ab Rahim, Muhammad Syafiq
author_sort Ab Rahim, Muhammad Syafiq
title Clock gating techniques using 0.18um CMOS technology / Muhammad Syafiq Ab Rahim
title_short Clock gating techniques using 0.18um CMOS technology / Muhammad Syafiq Ab Rahim
title_full Clock gating techniques using 0.18um CMOS technology / Muhammad Syafiq Ab Rahim
title_fullStr Clock gating techniques using 0.18um CMOS technology / Muhammad Syafiq Ab Rahim
title_full_unstemmed Clock gating techniques using 0.18um CMOS technology / Muhammad Syafiq Ab Rahim
title_sort clock gating techniques using 0.18um cmos technology / muhammad syafiq ab rahim
granting_institution Universiti Teknologi MARA
granting_department Faculty of Electrical Engineering
publishDate 2011
url https://ir.uitm.edu.my/id/eprint/102656/1/102656.pdf
_version_ 1811769230149812224