Analysis and design of a low power, high speed sample and hold circuit for pipelined ADC using 0.18um CMOS technology / Suhaib Mohd Tarmizi
This paper present an analysis and design of Sample and Hold (SH) circuit for front end block pipelined ADC using 0.18um CMOS technology. The objective of this project is to design a sample and hold circuit and analyzing in term of low power and high speed with two different topologies, which are tw...
Saved in:
Main Author: | Mohd Tarmizi, Suhaib |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://ir.uitm.edu.my/id/eprint/98392/1/98392.PDF |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
A 1.8v 10-Bit 100ms/S Fully Differential Pipelined Adc In Cmos 0.18um Process Technology
by: Khoo , Boon Hee
Published: (2017) -
Design of Low-Voltage High-Performance Sample and Hold Circuit in 0.18μm CMOS Technology
by: Alihasan, Wael A. Y.
Published: (2009) -
Design and stimulation of a tunable band pass filter using 0.18 um CMOS /
by: Thangasamy, Veeraiyah
Published: (2011) -
Design of 8T SRAM and sense amplifier 0.18um CMOS technology / Rozita Muhammad
by: Muhammad, Rozita
Published: (2013) -
Clock gating techniques using 0.18um CMOS technology / Muhammad Syafiq Ab Rahim
by: Ab Rahim, Muhammad Syafiq
Published: (2011)