An Efficient Architecture of 8-Bit CMOS Analog-To-Digital Converter
An 8-bit CMOS analog-to-digital converter (ADC) has been designed by using a more efficient architecture, which is known as the simplified multistep flash architecture. This architecture can ultimately reduce the number of comparators needed in an ADC. For the same resolutions, the full-flash archit...
Saved in:
Main Author: | Tan, Philip Beow Yew |
---|---|
Format: | Thesis |
Language: | English English |
Published: |
2000
|
Subjects: | |
Online Access: | http://psasir.upm.edu.my/id/eprint/10664/1/FK_2000_47.pdf |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
An efficient architecture of 8-bit CMOS analog-to-digital converter /
by: Tan, Philip Beow Yew
Published: (2000) -
A 9b 12.5Ms/s pipelined CMOS analog to digital converter design /
by: Li, Feng
Published: (1997) -
Design of 8-Bit CMOS Digital to Analog Converter
by: Tan, Gim Heng
Published: (2001) -
Design of segmented 14-bit low power current steering digital to analog converter
by: Mansouri, Solmaz Rastegar Moghaddam
Published: (2011) -
High accuracy dual output voltage reference circuit for differential 10-bit successive approximation register analog to digital converter using 180nm technology
by: Yusuf, Siti Idzura
Published: (2020)