Very Large Scale Integration Cell Based Path Extractor For Physical To Layout Mapping In Fault Isolation Work
Debug and diagnosis in post-silicon challenges the technological advancement in Physical-to-Layout Mapping capabilities. Areas that require such innovation are fault isolation work in failure analysis of semiconductor devices, at post-silicon stage. Since fault isolation work begins at Register Tran...
محفوظ في:
المؤلف الرئيسي: | Pragasam, Matthew |
---|---|
التنسيق: | أطروحة |
اللغة: | English |
منشور في: |
2017
|
الموضوعات: | |
الوصول للمادة أونلاين: | http://eprints.usm.my/39594/1/MATTHEW_PRAGASAM_24_Pages.pdf |
الوسوم: |
إضافة وسم
لا توجد وسوم, كن أول من يضع وسما على هذه التسجيلة!
|
مواد مشابهة
-
Graph processing hardware accelerator for shortest path algorithms in nanometer very large-scale integration interconnect routing
بواسطة: Ch'ng, Heng Sun
منشور في: (2007) -
Very large scale integration design andsynthesis of adaptive equalizer
بواسطة: Ab. Rahman, Ab. Al-Hadi
منشور في: (2007) -
Interconnect tree optimization algorithm in nanometer very large scale integration designs
بواسطة: Eh Kan, Chessda Uttraphan
منشور في: (2016) -
Fault Isolation with ‘X’ Filter for Bogus Signals and Intensive Scan Cell Sequence Validation
بواسطة: Khor , Wooi Kin
منشور في: (2017) -
A computer aided design software module for clock tree synthesis in very large scale integration design
بواسطة: Chew, Eik Wee
منشور في: (2008)