Clock Gating Technique For Power Reduction In Digital Design
Power reduction techniques become increasingly important to the deep sub-micron scale digital integrated circuit (IC) design. Multiple power reduction techniques are used to keep the power consumption under control even when the operating frequency is high. Same power reduction technique might not g...
Saved in:
Main Author: | Khor, Peng Lim |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2012
|
Subjects: | |
Online Access: | http://eprints.usm.my/44825/1/KHOR%20PENG%20LIM.pdf |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Low Power Design Of 8b/10b Encoder And 10b/8b Decoder Using Clock Gating Technique
by: Ong, Ji Xian
Published: (2017) -
Improved Techniques For Power
Consumption Reduction In
Portable Two-Way Radio
by: Adrian, Lim Hooi Jin
Published: (2013) -
Clock Distribution Network Building Algorithm For Multiple Ips In System On A Chip
by: Tan , Tze Liang
Published: (2017) -
A Study On Power Reduction Techniques For Comparator Based On Body Biasing
by: Osman, Nor Fatihah
Published: (2014) -
Improvement Of Quantized Adaptive Switching Median Filter For Impulse Noise Reduction In Grayscale Digital Image
by: Abdalameer, Ahmed Khaldoon
Published: (2017)