Interconnect tree optimization algorithm in nanometer very large scale integration designs
This thesis proposes a graph-based maze routing and buffer insertion algorithm for nanometer Very Large Scale Integration (VLSI) layout designs. The algorithm is called Hybrid Routing Tree and Buffer insertion with Look-Ahead (HRTB-LA). In recent VLSI designs, interconnect delay becomes a dominant f...
Saved in:
Main Author: | Eh Kan, Chessda Uttraphan |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2016
|
Subjects: | |
Online Access: | http://eprints.utm.my/id/eprint/78709/1/ChessdaUttraphanEhPFKE2016.pdf |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Graph processing hardware accelerator for shortest path algorithms in nanometer very large-scale integration interconnect routing
by: Ch'ng, Heng Sun
Published: (2007) -
Interconnect delay and routing in nanometer VLSI
by: Kuay, Chong Lee
Published: (2008) -
Optimization of routing algorithm for interconnect delay in ultra large scale interation designs
by: Husin, Nasir Shaikh
Published: (2008) -
Very large scale integration design andsynthesis of adaptive equalizer
by: Ab. Rahman, Ab. Al-Hadi
Published: (2007) -
A computer aided design software module for clock tree synthesis in very large scale integration design
by: Chew, Eik Wee
Published: (2008)