Interconnect tree optimization algorithm in nanometer very large scale integration designs
This thesis proposes a graph-based maze routing and buffer insertion algorithm for nanometer Very Large Scale Integration (VLSI) layout designs. The algorithm is called Hybrid Routing Tree and Buffer insertion with Look-Ahead (HRTB-LA). In recent VLSI designs, interconnect delay becomes a dominant f...
محفوظ في:
المؤلف الرئيسي: | Eh Kan, Chessda Uttraphan |
---|---|
التنسيق: | أطروحة |
اللغة: | English |
منشور في: |
2016
|
الموضوعات: | |
الوصول للمادة أونلاين: | http://eprints.utm.my/id/eprint/78709/1/ChessdaUttraphanEhPFKE2016.pdf |
الوسوم: |
إضافة وسم
لا توجد وسوم, كن أول من يضع وسما على هذه التسجيلة!
|
مواد مشابهة
-
Graph processing hardware accelerator for shortest path algorithms in nanometer very large-scale integration interconnect routing
بواسطة: Ch'ng, Heng Sun
منشور في: (2007) -
Interconnect delay and routing in nanometer VLSI
بواسطة: Kuay, Chong Lee
منشور في: (2008) -
Optimization of routing algorithm for interconnect delay in ultra large scale interation designs
بواسطة: Husin, Nasir Shaikh
منشور في: (2008) -
Very large scale integration design andsynthesis of adaptive equalizer
بواسطة: Ab. Rahman, Ab. Al-Hadi
منشور في: (2007) -
A computer aided design software module for clock tree synthesis in very large scale integration design
بواسطة: Chew, Eik Wee
منشور في: (2008)