High-Performance CMOS Clock And Data Recovery Circuit
In this dissertation, the design of a 5Gb/s CDR circuit in Taiwan Semiconductor Manufacturing Corporation (TSMC) 0.18 -1.8V standard CMOS process based on a linear half-rate linear architecture is presented. Half-rate architecture allows a voltage controlled oscillator (VCO) to run at one-half of it...
Saved in:
主要作者: | |
---|---|
格式: | Thesis |
出版: |
2006
|
主題: | |
標簽: |
添加標簽
沒有標簽, 成為第一個標記此記錄!
|