Investigation of shallow trench isolation and silicide effect on 90nm CMOS devices / Abu Hudzaifah Baharom

Strained technology is used to enhance the performance of the CMOS that involves physically stretching or compressing the silicon crystal lattice, which in turn increasing carrier mobility without having to make them smaller. Shallow-trench isolation (STI) and silicidation process is the way of stra...

全面介紹

Saved in:
書目詳細資料
主要作者: Baharom, Abu Hudzaifah
格式: Thesis
語言:English
出版: 2010
在線閱讀:https://ir.uitm.edu.my/id/eprint/102995/1/102995.pdf
標簽: 添加標簽
沒有標簽, 成為第一個標記此記錄!
實物特徵
總結:Strained technology is used to enhance the performance of the CMOS that involves physically stretching or compressing the silicon crystal lattice, which in turn increasing carrier mobility without having to make them smaller. Shallow-trench isolation (STI) and silicidation process is the way of strained technology process applied in this investigation. This project discussed on the effect of strain technology on 90nm CMOS device performance focusing on threshold voltage and drain current parameter. Athena and Atlas simulators were used to simulate the process and to characterize the electrical properties respectively. It can be concluded that CMOS with STI and Silicide have better performance than the conventional CMOS. It shows that drain current with STI have been improved by 10% in PMOS and 90.7% in NMOS. While by using Silicide it shows 5.4% in PMOS and 1.82% in NMOS improvement.