Very Large Scale Integration Cell Based Path Extractor For Physical To Layout Mapping In Fault Isolation Work
Debug and diagnosis in post-silicon challenges the technological advancement in Physical-to-Layout Mapping capabilities. Areas that require such innovation are fault isolation work in failure analysis of semiconductor devices, at post-silicon stage. Since fault isolation work begins at Register Tran...
Saved in:
Main Author: | Pragasam, Matthew |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2017
|
Subjects: | |
Online Access: | http://eprints.usm.my/39594/1/MATTHEW_PRAGASAM_24_Pages.pdf |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Graph processing hardware accelerator for shortest path algorithms in nanometer very large-scale integration interconnect routing
by: Ch'ng, Heng Sun
Published: (2007) -
Very large scale integration design andsynthesis of adaptive equalizer
by: Ab. Rahman, Ab. Al-Hadi
Published: (2007) -
Interconnect tree optimization algorithm in nanometer very large scale integration designs
by: Eh Kan, Chessda Uttraphan
Published: (2016) -
Fault Isolation with ‘X’ Filter for Bogus Signals and Intensive Scan Cell Sequence Validation
by: Khor , Wooi Kin
Published: (2017) -
A computer aided design software module for clock tree synthesis in very large scale integration design
by: Chew, Eik Wee
Published: (2008)