Software-based self-testing for a risc processor

Software-based self-testing (SBST) has been touted as the effective way to test the processors effectively, with reasonable test coverage, plus the advantages of at-speed testing, and without performance degradation in terms of area and power. Previous work has been done on combining SBST with parti...

全面介绍

Saved in:
书目详细资料
主要作者: Teh, Wee Meng
格式: Thesis
语言:English
出版: 2014
主题:
在线阅读:http://eprints.utm.my/id/eprint/48617/1/TehWeeMengMFKE2014.pdf
标签: 添加标签
没有标签, 成为第一个标记此记录!
实物特征
总结:Software-based self-testing (SBST) has been touted as the effective way to test the processors effectively, with reasonable test coverage, plus the advantages of at-speed testing, and without performance degradation in terms of area and power. Previous work has been done on combining SBST with partial scan logic insertion at Register Transfer Language (RTL) level for a 16-bit RISC processor design. In this project, focus will be done on test coverage improvement without the use of scan logic.