Modeling and analysis of cylindrical gate-all around silicon nanowire FET including BOHM quantum potential model
According to Moores’s Law, the number of transistors per square inch on integrated circuits are doubled every year. Now, the transistors size has been scaled down to 15nm. The smaller the transistors size gives more space for transistors to be added in system on chip (SoC) thus will provide a lot of...
محفوظ في:
المؤلف الرئيسي: | Abd. Razak, Muhammad A’tif |
---|---|
التنسيق: | أطروحة |
اللغة: | English |
منشور في: |
2018
|
الموضوعات: | |
الوصول للمادة أونلاين: | http://eprints.utm.my/id/eprint/78859/1/MuhammadAtifAbdRazakMFKE2018.pdf |
الوسوم: |
إضافة وسم
لا توجد وسوم, كن أول من يضع وسما على هذه التسجيلة!
|
مواد مشابهة
-
Explicit charge-based model for strained-silicon gate-all-around mosfet including quantum and short channel effects
بواسطة: Abd. Hamid, Fatimah Khairiah
منشور في: (2020) -
Charge-based compact model of gate-all-around floating gate nanowire with variable oxide thickness for flash memory cell
بواسطة: Hamzah, Muhammad Afiq Nurudin
منشور في: (2018) -
Parameter variations of 20NM GAAS junctionless-gate-all-around field-effect transistor with quantum mechanical effects
بواسطة: Mohamad Rasol, Muhammad Faidzal
منشور في: (2021) -
A comparison of electrical performance analysis between nanoscale double-gate and gate-all-around nanowire mosfet
بواسطة: Kosmani, Nor Fareza
منشور في: (2020) -
Comparative study of silicon nanowire fet-simulation and experimental /
بواسطة: Yazeer, Mohamed Jameel
منشور في: (2016)