Modeling and analysis of cylindrical gate-all around silicon nanowire FET including BOHM quantum potential model
According to Moores’s Law, the number of transistors per square inch on integrated circuits are doubled every year. Now, the transistors size has been scaled down to 15nm. The smaller the transistors size gives more space for transistors to be added in system on chip (SoC) thus will provide a lot of...
Saved in:
Main Author: | Abd. Razak, Muhammad A’tif |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2018
|
Subjects: | |
Online Access: | http://eprints.utm.my/id/eprint/78859/1/MuhammadAtifAbdRazakMFKE2018.pdf |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Explicit charge-based model for strained-silicon gate-all-around mosfet including quantum and short channel effects
by: Abd. Hamid, Fatimah Khairiah
Published: (2020) -
Charge-based compact model of gate-all-around floating gate nanowire with variable oxide thickness for flash memory cell
by: Hamzah, Muhammad Afiq Nurudin
Published: (2018) -
Parameter variations of 20NM GAAS junctionless-gate-all-around field-effect transistor with quantum mechanical effects
by: Mohamad Rasol, Muhammad Faidzal
Published: (2021) -
A comparison of electrical performance analysis between nanoscale double-gate and gate-all-around nanowire mosfet
by: Kosmani, Nor Fareza
Published: (2020) -
Comparative study of silicon nanowire fet-simulation and experimental /
by: Yazeer, Mohamed Jameel
Published: (2016)