Design for testability method at register transfer level
The testing of sequential circuit is more complex compared to combinational circuit because it needs a sequence of vectors to detect a fault. Its test cost increases with the complexity of the sequential circuit-under-test (CUT). Thus, design for testability (DFT) concept has been introduced to redu...
محفوظ في:
المؤلف الرئيسي: | Paraman, Norlina |
---|---|
التنسيق: | أطروحة |
اللغة: | English |
منشور في: |
2016
|
الموضوعات: | |
الوصول للمادة أونلاين: | http://eprints.utm.my/id/eprint/81731/1/NorlinaParamanPFKE2016.pdf |
الوسوم: |
إضافة وسم
لا توجد وسوم, كن أول من يضع وسما على هذه التسجيلة!
|
مواد مشابهة
-
System-on-chip (SoC) testing using adhoc high-level design for-testability method
بواسطة: Cheng, Chen Kong
منشور في: (2009) -
Register-transfer-level Hardware Trojan classification boosted with gate-level features
بواسطة: Choo, Hau Sim
منشور في: (2022) -
Register-transfer level design of sum of absolute transformed difference for high efficiency video coding
بواسطة: Heh, Whit Ney
منشور في: (2018) -
Register transfer level design of compression processor core using verilog hardware description language
بواسطة: Mohd. Sabri, Roslee
منشور في: (2007) -
Software-based self-test with scan design at register transfer level for 16-bit RISC processor
بواسطة: Ang, Kim Chuan
منشور في: (2010)